

# CSE 215 Electronic Design Automation Research Project

# Design, Implementation and Test of a Networks-on-Chip (NoC) Router using VHDL

# Supervised by:

Dr. Haytham Azmi

# Submitted by:

1. Ahmed Adel Mounir Abd El Latif :: 19P9647

2. Mostafa Lotfy Mostafa :: 18P6000

3. Mohamed Sameh Ahmed :: 17p3033

4. Shehab Mohamed Ibrahim :: 18P7213

5. Yusuf Sameh Fawzi :: 18P1399

# Table of Contents

| Introd | duction                             | 3  |
|--------|-------------------------------------|----|
| 1.     | Network on a chip (NoC)             | 3  |
| 2.     | Router                              | 3  |
| Objec  | ctives                              | 3  |
| Desig  | gn Flow                             | 3  |
| 1.     | Design                              | 3  |
| 2.     | Simulation                          | 4  |
| 3.     | Synthesis                           | 4  |
| 4.     | Implementation                      | 4  |
| 5.     | Device configuration                | 4  |
| Litera | ature Review                        | 4  |
| Ref    | eferences                           | 4  |
| Desig  | gn Implementation                   | 5  |
|        | ock Diagram:                        |    |
|        | dular Design and FSM Implementation |    |
| Test a | and Simulation Results              | 15 |
| Timin  | ng Report                           | 15 |
|        | clusion                             |    |
| Task [ | Distribution List                   | 21 |
|        | endix A                             |    |
|        | endix B                             |    |

## Introduction

## 1. Network on a chip (NoC)

A network on a chip (NOC) is the communication system used on a microchip and it is a network-based subsystem. The network on the microchip is router-based network that sends information between two or more SoC modules by packet switching method.

The network on a chip is a very efficient way of communication as it uses the methods and theories of computer network which made a notable improvement for communication on chip over the traditional crossbar and bus communication architectures. The improvement in the power efficiency and scalability of systems on chip that the NoCs made compared to the many other designs of communication subsystems made the NoC used widely such as in the computer's GUPs that is commonly used in video gaming and computer graphics and accelerating artificial intelligence.

#### 2. Router

The router is the virtual or physical device that forwards information between computer networks in the form of data packets.

A router is connected to two or more lines of data from different internet protocol networks. The network address information in the packet header is read by the router and then the router uses the information in the routing policy to direct the packet to its next destination.

There are five types of routers:

- 1. Wired router
- 2. Edge router
- 3. Core router
- 4. Virtual router
- 5. Wireless router

## Objectives

The aim of the project is to design, implementation and test a simple router using VHDL.

The project main objective is to design a synthesizable VHDL code for the router and its test bench using the design methodologies studied in EDA course this year.

## Design Flow

#### 1. Design

The first step in the design process is to the design the code in a machine-readable format, and to do so we will be going to use a CAD (computer aided design) tool, using the model sim free student version offered by mentor graphics.

Model sim is a CAD tool that supports many design entry methods such as schematic capture component netlist, HDL entry (VHDL, Verilog). In this project all the designs are written using VHDL language.

#### 2. Simulation

Once we are done with the design, the next step is to simulate this design to make sure that the design meets all the requirements specified for this project.

#### 3. Synthesis

In this step, our CAD tool will translate the VHDL design we wrote and deduce standard building blocks (such as: adders, latches, registers, ex.) to implement the design. Any delicate change in the VHDL description may result in the inferences in different hardware which may cause different system performance.

#### 4. Implementation

For implementation we will use another CAD tool called Xilinx which will take the design through three processes which are

- **Translate:** process which will convert the netlist generated from the previous process (synthesis step) into a form specific to the target device.
- Map: translates the standard building blocks into the specific resources available in the target hardware.
- Place and Route: this process complete the map process by placing the specific resources allocated and interconnecting them as the design

### 5. Device configuration

After verifying the design, then come to the last step where a binary hardware configuration file (bitstream) is generated, then this file will be downloaded on a FPGA.

#### Literature Review

We are in a global of a totally fast paced changing technology, a big zone of gadgets is included into just one chip. With this being made these devices that is integrated in a chip need to communicate between each other so they can send information and date that are essential for a proper working chip. Back in days the conventional communication used was the bus and the crossbar communication methods which was very slow and was not efficient enough in its power consumption which caused a lot of limitations to our designs. Then the NoC (network on chip) technology was introduced for communication between the different modules integrated on the chip, this new way of communication brought a notable improvement over the old traditional ways of communications. NoC improves system-on-chip scalability and power efficiency of complex SoCs compared to other communication subsystem design, NoC also guarantees flexibility, balance and a better bandwidth. This study targets on diverse implementations of Noc and distinctive approaches of enduring faults of communication among the number of the nodes and henceforth growing the velocity of processing and keep throughput.

By checking the previous research we note that the often primary blocks of the router are similar to the proposed module withinside the file of which it consists of specifically 3 parts (Registers and demultiplexers, First In First Out Registers, and Schedulers)

### References

- 1. Neelakrishnan S. Design and implementation of NoC routers and their application to Prdt-based NoC's.
- 2. Lotlikar S. Design, implementation and evaluation of a configurable NoC for AcENoCS FPGA accelerated emulation platform. [College Station, Tex.]: [Texas A & M University]; 2011.

# Design Implementation

There are 9 modules of NoC router used in this project each of unique functionality and a defined purpose such as:

- 8 bit register
- 8 bit demultiplexer
- Block Ram
- Gray to Binary Converter
- FIFO Controller
- FIFO
- Round Robin schedular
- Router

| Module                             | Function                                                                                                                                                                                                        |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_ROU_01: 8-bit Register           | Store packet once arrived and propagates it                                                                                                                                                                     |
| M_ROU_02: 4-1 8-bit DeMux          | Switch fabric to provide connectivity between inputs and outputs                                                                                                                                                |
| M_ROU_03: Block Ram                | Save data; it contains an array to store data and controlled by the clock                                                                                                                                       |
| M_ROU_04: Gray Counter             | Counts in gray                                                                                                                                                                                                  |
| M_ROU_05: Gray to Binary Converter | Convert gray code to Binary                                                                                                                                                                                     |
| M_ROU_06: FIFO controller          | Validate read or write and check memory availability, read packet header and configure the switch fabric, synchronize router internal modules, control data flow inside the router, apply round robin schedular |
| M_ROU_07: FIFO                     | Work in First in First out sequence, it contains the controller and the memory                                                                                                                                  |
| M_ROU_08: Round Robin Schedular    | Set data in an organized queue, data passes only at clock cycle                                                                                                                                                 |
| M_ROU_09: Router                   | route the input data to the correct output port according to the address it gets                                                                                                                                |



















# Schedular Design and FSM Implementation



We implemented the FSM of the Round Robin scheduler using the Moore (state-based) coding technique, it consists of 2 processes.

The first process is for updating the current state with each clock cycle.

The second process is for updating the next state and the output based on the current state.

Since the output in the code depends only on the current state, this is a Moore FSM.

| Moore (state-based) FSM                       | Mealy (transition-based) FSM               |  |  |  |  |
|-----------------------------------------------|--------------------------------------------|--|--|--|--|
| The output only depends on the current state. | The output depends on the current state in |  |  |  |  |
|                                               | addition to the input.                     |  |  |  |  |

|       | 1 process                                        | 2 processes                                                 | 3 processes                                                 |  |  |  |  |
|-------|--------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|
| Mealy | Consists of only 1 process that is sensitive to: | Consists of 2 processes, the first process is sensitive to: | Consists of 3 processes, the first process is sensitive to: |  |  |  |  |

|       |                                                  | The second process is sensitive to:                         | The second process is sensitive to:                         |
|-------|--------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|
|       |                                                  |                                                             | • Input                                                     |
| Moore | Consists of only 1 process that is sensitive to: | Consists of 2 processes, the first process is sensitive to: | Consists of 3 processes, the first process is sensitive to: |

## Test and Simulation Results

| Tested Feature |        |        | Inputs |        |                     | Expected Output |        |        |        |  |  |
|----------------|--------|--------|--------|--------|---------------------|-----------------|--------|--------|--------|--|--|
|                | datai1 | datai2 | datai3 | datai4 | wr1,wr2,<br>wr3,wr4 | datao1          | datao2 | datao3 | datao4 |  |  |
| Routing form   | 110010 | 100100 | 010101 | 100010 | 1                   | 110010          | 100100 | 010101 | 100010 |  |  |
| input port to  | 00     | 01     | 10     | 11     |                     | 00              | 01     | 10     | 11     |  |  |
| correct output | 110110 | 100100 | 011101 | 100011 | 1                   | 100100          | 011101 | 100011 | 110110 |  |  |
| port           | 11     | 00     | 01     | 10     |                     | 00              | 01     | 10     | 11     |  |  |
|                | 110110 | 101100 | 111101 | 000010 | 1                   | 111101          | 000010 | 110110 | 101100 |  |  |
|                | 10     | 11     | 00     | 01     |                     | 00              | 01     | 10     | 11     |  |  |
|                | 110011 | 110010 | 010101 | 101111 | 1                   | 101111          | 110011 | 110010 | 010101 |  |  |
|                | 01     | 10     | 11     | 00     |                     | 00              | 01     | 10     | 11     |  |  |

# **Timing Report**

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.

FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT

GENERATED AFTER PLACE-and-ROUTE.

| Clock Information: |                    |                               |
|--------------------|--------------------|-------------------------------|
|                    |                    |                               |
| Clock Signal       | Clock but          | +<br>ffer(FF name)   Load<br> |
| rdclk              | BUFGP              | 242                           |
| wrclk              | BUFGP              | 160                           |
|                    | +                  | +                             |
| Asynchronous Con   | _                  | mation:                       |
| No asynchronous o  | control signals fo | und in this design            |
| Timing Summary:    |                    |                               |
|                    |                    |                               |
| Sneed Grade: -3    |                    |                               |

Maximum combinational path delay: No path found Timing Details: All values displayed in nanoseconds (ns) \_\_\_\_\_\_ Timing constraint: Default period analysis for Clock 'rdclk' Clock period: 2.533ns (frequency: 394.726MHz) Total number of paths / destination ports: 1011 / 434 -----1.267ns (Levels of Logic = 2) Delay: g2[0].g3[0].queue/controller/gray read counter/counter 2 (FF) Source: g2[0].g3[0].queue/controller/temp full (LATCH) Destination: Source Clock: rdclk rising Destination Clock: rdclk falling Data Path: g2[0].g3[0].queue/controller/gray read counter/counter 2 to g2[0].g3[0].queue/controller/temp full Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) 9 0.361 0.416 g2[0].g3[0].queue/controller/gray\_read\_counter/counter\_2 FDRE:C->Q (g2[0].g3[0].queue/controller/gray\_read\_counter/counter\_2) LUT5:13->0 1 0.097 0.295 g2[0].g3[0].queue/controller/Mmux\_b\_write\_counter[3]\_GND\_11\_o\_MUX\_17\_o1\_SW1 (N64) LUT6:I5->0 1 0.097 0.000 g2[0].g3[0].queue/controller/Mmux b write counter[3] GND 11 o MUX 17 o1 (g2[0].g3[0].queue/controller/b\_write\_counter[3]\_GND\_11\_o\_MUX\_17\_o) LD:D -0.028 g2[0].g3[0].queue/controller/temp full 1.267ns (0.555ns logic, 0.712ns route) Total

Minimum period: 2.533ns (Maximum Frequency: 394.726MHz)

Minimum input arrival time before clock: 1.256ns

Maximum output required time after clock: 1.538ns

\_\_\_\_\_\_

Timing constraint: Default period analysis for Clock 'wrclk'

Clock period: 2.375ns (frequency: 421.124MHz)

Total number of paths / destination ports: 816 / 496

-----

Delay: 1.187ns (Levels of Logic = 0)

Source: g2[0].g3[0].queue/controller/write\_signal (LATCH)

Destination: g2[0].g3[0].queue/ram/Mram\_word1 (RAM)

Source Clock: wrclk falling

Destination Clock: wrclk rising

Data Path: g2[0].g3[0].queue/controller/write\_signal to g2[0].g3[0].queue/ram/Mram\_word1

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

LD:G->Q 7 0.472 0.307 g2[0].g3[0].queue/controller/write\_signal

 $(g2[0].g3[0].queue/controller/write\_signal)$ 

RAM32M:WE 0.408 g2[0].g3[0].queue/ram/Mram\_word1

-----

Total 1.187ns (0.880ns logic, 0.307ns route)

(74.1% logic, 25.9% route)

\_\_\_\_\_\_

Timing constraint: Default OFFSET IN BEFORE for Clock 'wrclk'

Total number of paths / destination ports: 288 / 288

.....

Offset: 1.256ns (Levels of Logic = 2)

Source: wr1 (PAD)

Destination: g2[0].g3[0].queue/ram/Mram\_word1 (RAM)

Destination Clock: wrclk rising

```
Data Path: wr1 to g2[0].g3[0].queue/ram/Mram_word1
              Gate Net
 Cell:in->out fanout Delay Delay Logical Name (Net Name)
               39 0.001 0.619 wr1_IBUF (wr1_IBUF)
  IBUF:I->O
  LUT4:I1->O 1 0.097 0.279 g1[0].demux_i/Mmux_d_out451 (demux_out<0><3><4>)
                     0.260
                              g2[0].g3[3].queue/ram/Mram_word1
  RAM32M:DIC0
 Total
               1.256ns (0.358ns logic, 0.898ns route)
                 (28.5% logic, 71.5% route)
 ______
Timing constraint: Default OFFSET IN BEFORE for Clock 'rdclk'
Total number of paths / destination ports: 96 / 96
Offset: 0.923ns (Levels of Logic = 2)
Source: rst (PAD)
              g2[0].g3[0].queue/controller/temp_empty (LATCH)
Destination:
Destination Clock: rdclk falling
Data Path: rst to g2[0].g3[0].queue/controller/temp_empty
              Gate Net
 Cell:in->out fanout Delay Delay Logical Name (Net Name)
  IBUF:I->O 192 0.001 0.825 rst_IBUF (rst_IBUF)
  LUT6:I0->O
                1 0.097 0.000 g2[0].g3[0].queue/controller/Mmux b read counter[3] PWR 11 o MUX 18 o1
(g2[0].g3[0].queue/controller/b_read_counter[3]_PWR_11_o_MUX_18_o)
  LD:D
               -0.028
                         g2[0].g3[0].queue/controller/temp_empty
                0.923ns (0.098ns logic, 0.825ns route)
 Total
```

(10.6% logic, 89.4% route)

| Timing constraint: Default OFFSET OUT AFTER for Clock 'rdclk'                                          |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Total number of paths / destination ports: 192 / 32                                                    |  |  |  |  |  |  |  |  |
| Offset: 1.538ns (Levels of Logic = 2)                                                                  |  |  |  |  |  |  |  |  |
| Source: g1[3].scheduler/current_state_FSM_FFd2 (FF)                                                    |  |  |  |  |  |  |  |  |
| Destination: datao1<7> (PAD)                                                                           |  |  |  |  |  |  |  |  |
| Source Clock: rdclk rising                                                                             |  |  |  |  |  |  |  |  |
| Data Path: g1[3].scheduler/current_state_FSM_FFd2 to datao1<7>                                         |  |  |  |  |  |  |  |  |
| Gate Net                                                                                               |  |  |  |  |  |  |  |  |
| Cell:in->out fanout Delay Delay Logical Name (Net Name)                                                |  |  |  |  |  |  |  |  |
| FD:C->Q 34 0.361 0.800 g1[3].scheduler/current_state_FSM_FFd2 (g1[3].scheduler/current_state_FSM_FFd2) |  |  |  |  |  |  |  |  |
| LUT6:I0->O 1 0.097 0.279 g1[0].scheduler/Mmux_dout11 (datao1_0_OBUF)                                   |  |  |  |  |  |  |  |  |
| OBUF:I->O 0.000 datao1_0_OBUF (datao1<0>)                                                              |  |  |  |  |  |  |  |  |
| Total 1.538ns (0.458ns logic, 1.080ns route)                                                           |  |  |  |  |  |  |  |  |
| (29.8% logic, 70.2% route)                                                                             |  |  |  |  |  |  |  |  |
| =======================================                                                                |  |  |  |  |  |  |  |  |
| Cross Clock Domains Report:                                                                            |  |  |  |  |  |  |  |  |
| Clock to Setup on destination clock rdclk                                                              |  |  |  |  |  |  |  |  |
| Src:Rise  Src:Fall  Src:Rise  Src:Fall                                                                 |  |  |  |  |  |  |  |  |
| Source Clock  Dest:Rise Dest:Rise Dest:Fall                                                            |  |  |  |  |  |  |  |  |
| +                                                                                                      |  |  |  |  |  |  |  |  |

\_\_\_\_\_

Total REAL time to Xst completion: 11.00 secs

Total CPU time to Xst completion: 10.66 secs

-->

Total memory usage is 4617572 kilobytes

Number of errors : 0 ( 0 filtered)

Number of warnings: 4 ( 0 filtered)

Number of infos : 35 ( 0 filtered)

## Conclusion

NoC router (network on chip router) is used for communication and networking between two or more computer networks and data is sent using the packet switching method. The NoC is very fast for communicating two or more different networks together at a very high speed and very low power consumption compared to other communication designs. We used two CAD tools for all the process done in this project (Model sim, Xilinx).

There were a lot of challenges in the implementation process as there were so many components depending on each other and the connection between them was not that easy as well, but we managed our way through to figure it out.

There were 9 modules in our design each single module of them has its own function. Demux was responsible for the data selection that for implemented using switch cases, Registers was implemented using the if conditions and it was responsible for data transferring, Block Ram in our router was the memory element, FIFO was responsible for mapping the controller with the Block Ram for controlling the flow, Gray to Binary converter was responsible for converting gray to binary code using Xor gates. Finally, our router was implemented by directly mapping all the used modules together.

## Task Distribution List

The project workload is distributed equally among all the team members

# Appendix A

```
library ieee;
use ieee.std_logic_1164.ALL;
use ieee.numeric_std.ALL;
ENTITY reg IS
port(Data_in : IN std_logic_vector (7 downto 0);
Clock: IN std_logic;
Data_out : OUT std_logic_vector (7 downto 0);
Clock_En: IN std_logic;
Reset: IN std_logic);
end;
ARCHITECTURE behave OF reg IS
BEGIN
process(Clock,Clock_En,Reset) IS
BEGIN
  IF Clock'event and Clock = '1' then
    IF Reset = '1' THEN
      Data_Out <= (others =>'0');
    ELSIF Clock_En = '1' THEN
      Data_out <= Data_in;
    END IF;
  END IF;
END PROCESS;
END;
```

```
library ieee;
use ieee.std logic 1164.ALL;
use ieee.numeric std.ALL;
ENTITY demux IS
PORT (Sel: IN std logic vector (1 downto 0);
En : IN std_logic;
d_in : IN std_logic_vector ( 7 downto 0);
d_out1,d_out2,d_out3,d_out4 : OUT std_logic_vector (7 downto 0));
END;
ARCHITECTURE behave OF demux IS
BEGIN
PROCESS (Sel,En, d in) IS
BEGIN
        IF EN = '1' THEN
                case (sel) is
                        when "00" => d out1 <= d in; d out2 <= (others => '0');d out3 <= (others => '0');d out4 <=
(others => '0');
                        when "01" => d_out2 <= d_in; d_out1 <= (others => '0');d_out3 <= (others => '0');d_out4 <=
(others => '0');
                        when "10" => d_out3 <= d_in; d_out2 <= (others => '0');d_out1 <= (others => '0');d_out4 <=
(others => '0');
                        when "11" => d out4 <= d in; d out2 <= (others => '0');d out3 <= (others => '0');d out1 <=
(others => '0');
                        when others => d_out1 <= (others => '0'); d_out2 <= (others => '0');d_out3 <= (others =>
'0');d_out4 <= (others => '0');
                end case;
        Else
                d_out1 <= (others => '0');d_out2 <= (others => '0');d_out3 <= (others => '0');d_out4 <= (others => '0');
        END IF;
```

```
END PROCESS;
END;
Module No. M-ROU-03
library ieee;
use ieee.std_logic_1164.ALL;
use ieee.std_logic_unsigned.ALL;
library ieee;
use ieee.std_logic_1164.ALL;
use ieee.STD_LOGIC_unsigned.all;
ENTITY block_ram IS
  PORT(d_in: IN std_logic_vector (7 downto 0);
  ADDRA, ADDRB: IN std_logic_vector (3 downto 0);
  WEA,REA,CLKA,CLKB: IN std_logic;
  d_out : OUT std_logic_vector (7 downto 0));
END ENTITY block_ram;
ARCHITECTURE behave OF block_ram IS
  TYPE wrm IS ARRAY (0 to 31) OF std_logic_vector (7 downto 0);
  SIGNAl word: wrm;
BEGIN
  wm: PROCESS (WEA,ADDRA,CLKA,d_in) IS
  BEGIN
    IF CLKA'event and CLKA = '1' AND WEA = '1' THEN
      word(conv_integer(ADDRA)) <= d_in;</pre>
    END IF;
  END PROCESS wm;
  rm: PROCESS (REA,ADDRB,CLKB,d_in) IS
```

**BEGIN** 

IF CLKB'event and CLKB = '1' Then

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity gray_counter is
  port
  (
        Clock, Reset, En: in std_logic;
        count_out: out std_logic_vector(3 downto 0)
  );
end entity gray_counter;
architecture behav of gray_counter is
  signal counter: unsigned (3 downto 0);
begin
  clock_tick: process(Reset, clock, En) is
        begin
                if Clock'event and Clock = '1' then
                         if Reset = '1' then
                                          counter <= "0000";
                         elsif En = '1' then
                                 counter <= counter + 1;</pre>
                         end if;
                end if;
```

```
end process clock_tick;
count_out(3) <= counter(3);
count_out(2) <= counter (2) xor counter(3);
count_out(1) <= counter (1) xor counter(2);
count_out(0) <= counter (0) xor counter(1);
end architecture;</pre>
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity gray_to_binary_convertor is
Port (gray_in: in STD_LOGIC_VECTOR (3 downto 0);
   bin_out : out STD_LOGIC_VECTOR (3 downto 0)
  );
end gray_to_binary_convertor;
architecture behav of gray_to_binary_convertor is
begin
  p1:process (gray_in) is
  begin
        bin_out(3)<= gray_in(3);
        bin_out(2)<= gray_in(3) xor gray_in(2);
        bin_out(1)<= gray_in(3) xor gray_in(2) xor gray_in(1);
        bin_out(0)<= gray_in(3) xor gray_in(2) xor gray_in(1) xor gray_in(0);
  end process p1;
end behav;
```

```
library ieee;
use ieee.std_logic_1164.all;
```

```
use ieee.numeric_std.all;
entity fifo_controller is
  port (
          reset, rdclk, wrclk, rreq, wreq: in std_logic;
          write_valid, read_valid: out std_logic;
          wr_ptr, rd_ptr: out std_logic_vector (3 downto 0);
          empty, full: out std_logic
        );
end entity fifo_controller;
architecture behav of fifo_controller is
  component gray_counter is
        port
          Clock, Reset, En: in std_logic;
          count_out: out std_logic_vector(3 downto 0)
       );
  end component gray counter;
  for all: gray_counter use entity work.gray_counter(behav);
  component gray_to_binary_convertor is
        Port (gray_in: in STD_LOGIC_VECTOR (3 downto 0);
            bin out: out STD LOGIC VECTOR (3 downto 0)
          );
  end component gray_to_binary_convertor;
        for all: gray_to_binary_convertor use entity work.gray_to_binary_convertor(behav);
  -- gray counters signals
  signal read_counter, write_counter: std_logic_vector(3 downto 0);
  -- binary counters signals
  signal b read counter, b write counter: std logic vector(3 downto 0);
  -- signals for write valid and read valid
  signal read_signal, write_signal: std_logic;
        signal temp empty, temp full:std logic;
begin
```

```
gray_read_counter: gray_counter port map (rdclk, reset, read_signal, read_counter);
gtay_write_counter: gray_counter port map (wrclk, reset, write_signal, write_counter);
read_convertor: gray_to_binary_convertor port map (read_counter, b_read_counter);
     write_convertor: gray_to_binary_convertor port map (write_counter, b_write_counter);
     empty_full: process (rdclk,wrclk, reset, b_read_counter, b_write_counter) is
     begin
if rdclk = '1' then
             if reset = '1' then
                     temp_full <= '0';
                     temp_empty <= '1';
                     elsif b_write_counter = b_read_counter then
                             temp_full <= '0';
                             temp_empty <= '1';
                     elsif unsigned(b write counter) + 1 = unsigned(b read counter) then
                             temp_full <= '1';
                             temp_empty <= '0';
                     else
                     temp_empty <= '0';
                     temp_full <= '0';
             end if;
     end if;
     end process;
process (rdclk, rreq, temp_empty) is
     begin
                     if rdclk = '1' then
                             if rreq = '1' and temp empty = '0' then
                                     read signal <= '1';
                             else
                                     read_signal <= '0';
```

```
end if;
                          end if;
        end process;
        process (wrclk, wreq, temp_full) is
        begin
                          if wrclk = '1' then
                                   if wreq = '1' and temp_full = '0' then
                                           write_signal <= '1';
                                   else
                                           write_signal <= '0';
                                   end if;
                          end if;
        end process;
        read_valid <= read_signal;</pre>
        write_valid <= write_signal;</pre>
        empty <= temp_empty;</pre>
        full <= temp_full;
        wr_ptr <= b_write_counter;</pre>
        rd_ptr <= b_read_counter;</pre>
end architecture behav;
```

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity fifo is
   port (
        reset, rdclk, wrclk, rreq, wreq: in std_logic;
        data_in: in std_logic_vector(7 downto 0);
```

```
data_out : out std_logic_vector(7 downto 0);
          empty, full: out std_logic
        );
end entity fifo;
architecture behav of fifo is
component fifo_controller is
port (
          reset, rdclk, wrclk, rreq, wreq: in std_logic;
          write_valid, read_valid: out std_logic;
          wr_ptr, rd_ptr: out std_logic_vector (3 downto 0);
          empty, full: out std_logic
        );
end component fifo controller;
for all: fifo controller use entity work.fifo controller(behav);
component block_ram IS
        PORT(
                d_in : IN std_logic_vector (7 downto 0);
                ADDRA, ADDRB: IN std_logic_vector (3 downto 0);
                WEA,REA,CLKA,CLKB: IN std_logic;
                d_out : OUT std_logic_vector (7 downto 0)
          );
END component block_ram;
for all : block_ram use entity work.block_ram(behave);
signal write_valid, read_valid:std_logic;
signal wr ptr, rd ptr:std logic vector(3 downto 0);
begin
fc: fifo_controller port map (reset,rdclk, wrclk, rreq, wreq, write_valid, read_valid, wr_ptr, rd_ptr, empty, full);
rm: block ram port map (data in, wr ptr, rd ptr, write valid, read valid, wrclk, rdclk, data out);
```

```
library ieee;
use ieee.std_logic_1164.ALL;
use ieee.numeric_std.ALL;
ENTITY round_robin IS
PORT ( clock : IN std_logic;
din1,din2,din3,din4 : IN std_logic_vector (7 downto 0);
dout : OUT std_logic_vector (7 downto 0));
END;
ARCHITECTURE behave OF round_robin IS
TYPE state_type IS (d1,d2,d3,d4);
SIGNAL current_state: state_type := d1;
SIGNAL next_state: state_type;
BEGIN
  clk:PROCESS (clock) IS
  BEGIN
    IF rising_edge(clock) THEN current_state <= next_state;</pre>
    END IF;
  END PROCESS clk;
    ns: PROCESS (current_state, din1, din2, din3, din4) IS
    BEGIN
      CASE(current_state, din1, din2, din3, din4) IS
        WHEN d1 =>
           dout<=din1;
           next_state <= d2;
        WHEN d2 =>
           dout<=din2;
           next_state <= d3;
```

```
WHEN d3 =>
           dout<=din3;
           next_state <= d4;
        WHEN d4 =>
           dout<=din4;
           next_state <= d1;
    END CASE;
  END PROCESS ns;
END;
Module No. M-ROU-09
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.numeric_std.all;
entity router is
  port(
       datai1, datai2, datai3, datai4: in std_logic_vector(7 downto 0);
        wr1, wr2, wr3, wr4: in std_logic;
        datao1, datao2, datao3, datao4: out std_logic_vector(7 downto 0);
       wrclk, rdclk: in std_logic;
       rst: in std_logic
       );
end entity router;
architecture behav of router is
  component reg IS
        port(Data_in : IN std_logic_vector (7 downto 0);
        Clock: IN std_logic;
```

Data\_out : OUT std\_logic\_vector (7 downto 0);

Clock\_En: IN std\_logic;

```
Reset: IN std_logic);
end component reg;
for all :reg use entity work.reg(behave);
component demux IS
PORT (
        Sel: IN std_logic_vector (1 downto 0);
        En: IN std_logic;
        d_in : IN std_logic_vector ( 7 downto 0);
        d_out1,d_out2,d_out3,d_out4 : OUT std_logic_vector (7 downto 0)
     );
END component demux;
for all :demux use entity work.demux(behave);
component round_robin IS
PORT ( clock : IN std_logic;
din1,din2,din3,din4 : IN std_logic_vector (7 downto 0);
dout : OUT std_logic_vector (7 downto 0));
END component round_robin;
for all: round_robin use entity work.round_robin(behave);
component fifo is
     port (
             reset, rdclk, wrclk, rreq, wreq: in std_logic;
             data_in : in std_logic_vector(7 downto 0);
             data_out : out std_logic_vector(7 downto 0);
             empty, full: out std_logic
        );
end component fifo;
     for all: fifo use entity work.fifo(behav);
type vector array is array (0 to 3) of std logic vector(7 downto 0);
type vector_2d_array is array (0 to 3, 0 to 3) of std_logic_vector(7 downto 0);
```

```
type logic_2d_array is array (0 to 3, 0 to 3) of std_logic;
  signal datai_arr, datao_arr, in_buff_out: vector_array;
  signal demux_out, fifo_out: vector_2d_array;
  signal wreq, empty, full: logic_2d_array;
        signal wr_arr: std_logic_vector(0 to 3);
begin
  datai_arr <= (datai1, datai2, datai3, datai4);</pre>
  wr_arr <= (wr1, wr2, wr3, wr4);
        g1: for i in 0 to 3 generate
        in_buf: reg port map (datai_arr(i),wrclk, in_buff_out(i), wr_arr(i), rst);
        demux_i: demux port map(in_buff_out(i)(1 downto 0), wr_arr(i), in_buff_out(i),
                                                            demux_out(i, 0), demux_out(i, 1), demux_out(i, 2),
demux_out(i, 3));
        scheduler: round_robin port map(rdclk, fifo_out(i,0), fifo_out(i, 1),
                                                                            fifo_out(i, 2), fifo_out(i, 3), datao_arr(i));
  end generate g1;
  g2: for i in 0 to 3 generate
                g3: for j in 0 to 3 generate
                                          queue: fifo port map (rst, rdclk, wrclk, '1', wreq(j, i), demux_out(i, j),
                                                                                      fifo_out(j, i) ,empty(j, i), full(j, i));
                 end generate g3;
        end generate g2;
        process(wrclk, rdclk, in_buff_out, datao_arr, wr_arr) is
        begin
                 11:for i in 0 to 3 loop
                         12: for j in 0 to 3 loop
                                  if (conv_integer(in_buff_out(j)(1 DOWNTO 0))) = i and wr_arr(j) = '1' THEN
                                          wreq(i, j) \le '1';
```

```
else
                                        wreq(i, j) <= '0';
                                end if;
                        end loop I2;
                end loop l1;
        end process;
        datao1 <= datao_arr(0);</pre>
        datao2 <= datao_arr(1);</pre>
        datao3 <= datao_arr(2);</pre>
        datao4 <= datao_arr(3);</pre>
end architecture behav;
Module No. M-ROU-10
library ieee;
use ieee.std_logic_1164.ALL;
use ieee.numeric_std.ALL;
ENTITY testbench IS
END ENTITY;
ARCHITECTURE behave OF testbench IS
SIGNAL datai1,datai2,datai3,datai4,datao1,datao2,datao3,datao4 : std_logic_vector(7 DOWNTO 0);
SIGNAL wr1,wr2,wr3,wr4,wclock,rclock,rst:std_logic;
component Router is
  port(
        datai1, datai2, datai3, datai4: in std_logic_vector(7 downto 0);
        wr1, wr2, wr3, wr4: in std_logic;
        datao1, datao2, datao3, datao4: out std_logic_vector(7 downto 0);
        wrclk, rdclk: in std_logic;
        rst: in std_logic
```

);

```
end component Router;
for dut: Router use entity work.Router(behav);
constant clock_period : time := 20 ns;
BEGIN
dut: Router port map( datai1, datai2, datai3, datai4,
                                          wr1, wr2, wr3, wr4,
                                          datao1, datao2, datao3, datao4,
                                          wclock, rclock, rst);
wclk: PROCESS IS
BEGIN
        wclock <= '0';
        wait for clock_period / 2;
        wclock <= '1';
        wait for clock_period / 2;
END PROCESS wclk;
rclk: PROCESS IS
BEGIN
        rclock <= '0';
        wait for clock_period / 2;
        rclock <= '1';
        wait for clock_period / 2;
END PROCESS rclk;
p1: PROCESS IS
BEGIN
        rst <= '1';
        wait for clock_period;
        rst <= '0';
        wr1 <= '1';wr2 <= '1';wr3 <= '1';wr4 <= '1';
        datai1 <= "11001000";
        datai2 <= "10010001";
```

```
datai3 <= "01010110";
        datai4 <= "10001011";
        wait for clock_period;
        datai1 <= "11011011";
        datai2 <= "10010000";
        datai3 <= "01110101";
        datai4 <= "10001110";
        wait for clock_period;
        datai1 <= "11011010";
        datai2 <= "10110011";
        datai3 <= "11110100";
        datai4 <= "00001001";
        wait for clock_period;
        datai1 <= "11001101";
        datai2 <= "11001010";
        datai3 <= "01010111";
        datai4 <= "10111100";
       wait;
END PROCESS p1;
assert_proc: PROCESS(datao1, datao2, datao3, datao4) IS
        BEGIN
               if datao1'event then
                       assert datao1(1 downto 0) = "00" report "wrong output from port1 the address should be 00"
severity error;
               end if;
               if datao2'event then
                       assert datao2(1 downto 0) = "01" report "wrong output from port2 the address should be 01"
severity error;
               end if;
               if datao3'event then
                       assert datao3(1 downto 0) = "10" report "wrong output from port3 the address should be 10"
severity error;
```

## Appendix B

## Module No. M-ROU-01 waveform



## Module No. M-ROU-02 waveform



## Module No. M-ROU-03 waveform



## Module No. M-ROU-04 waveform



## Module No. M-ROU-05 waveform

| <b>\$</b> 1+ | Msgs |       |       |       |      |       |       |       |       |        |       |       |       |       |       |       |         |
|--------------|------|-------|-------|-------|------|-------|-------|-------|-------|--------|-------|-------|-------|-------|-------|-------|---------|
|              | 4'hX | (4h0  | (4'h1 | (4h3  | (4h2 | (4'h6 | (4'h7 | (4'h5 | (4'h4 | / 4'hC | (4hD  | (4'hF | (4'hE | (4hA  | (4h8  | (4'h9 | (4h8 )  |
|              | 4'hX | (4'h0 | (4'h1 | (4'h2 | (4h3 | (4'h4 | (4'h5 | (4'h6 | (4h7  | (4'h8  | (4'h9 | (4'hA | (4'h8 | (4'h¢ | (4'hD | 4'hE  | (4'hf ) |
| *            |      |       |       |       |      |       |       |       |       |        |       |       |       |       |       |       |         |
|              |      |       |       |       |      |       |       |       |       |        |       |       |       |       |       |       |         |
|              |      |       |       |       |      |       |       |       |       |        |       |       |       |       |       |       |         |

## Module No. M-ROU-06 waveform



## Module No. M-ROU-07 waveform



## Module No. M-ROU-08 waveform



## Module No. M-ROU-09 waveform



## Module No. M-ROU-10 waveform

